THE LEWIS CONTRACTS

### COMPARISON OF THE MOBILITY MODELS IN MOSFET

**ROSMAN BIN LALETE** 

PERPUSTAKAAN UNIVERSITI MALAYSIA SABAH

THIS DISSERTATION IS SUBMITTED TO FULFILL THE PREREQUISITE OF

DEGREE IN ELECTRICAL AND ELECTRONIC ENGINEERING

WITH HONOR

SCHOOL OF ENGINEERING AND INFORMATION TECHNOLOGY UNIVERSITY MALAYSIA SABAH KOTA KINABALU

2006



#### PUMS 99:1

#### UNIVERSITI MALAYSIA SABAH

| DAZAH: SARJANA MUDA KEJUKUTE                                                                                                                    | ERAAN ELEKTRIK Y ELEKTRONIK                                                                                                               |
|-------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| SESI PENGAJIA                                                                                                                                   | AN: 2002/2003                                                                                                                             |
| Saya ROSMAN BIN LALETE                                                                                                                          |                                                                                                                                           |
|                                                                                                                                                 | (HURUF BESAR)                                                                                                                             |
| Mengaku membenarkan tesis (LPS/Sarjana/Dokto<br>Sabah dengan syarat-syarat kegunaan seperti beri<br>1. Tesis adalah hakmilik Universiti Malaysi | or Falsafah) ini di simpan di Perpusatakaan Universiti Malaysia<br>kut:<br>a Sabah.                                                       |
| <ol> <li>Perpustakaan Universiti Malaysia Sabah (</li> <li>Perpustakaan dibenarkan membuat salina</li> <li>** Sila tandakan (/).</li> </ol>     | dibenarkan membuat salinan untuk tujuan pengajian sahaja.<br>n tesis ini sebagai bahan pertukaran antara institusi pengajian ting         |
| SULIT                                                                                                                                           | (Mengandungi maklumat yang berdarjah keselamatan<br>atau kepentingan Malaysia seperti yang termaktub di<br>dalam AKTA RAHSIA RASMI 1972). |
| TERHAD                                                                                                                                          |                                                                                                                                           |
| TIDAK TERHAD                                                                                                                                    | Disahkan oleh                                                                                                                             |
| (TANDATANGAN PENULIS)                                                                                                                           | (TANDATANGAN PUSTAKAWAN)                                                                                                                  |
|                                                                                                                                                 |                                                                                                                                           |
| lamat Tetap : TMN, SEMPELANG,                                                                                                                   |                                                                                                                                           |
| Lamat Tetap : TMN, SEMPELANG,<br>SLNG B, LOT 246, NO.H 7,                                                                                       |                                                                                                                                           |
| lamat Tetap : TMN, SEMPELANG,<br>SLNG B, LOT 246, NO.H 7,<br>S8100 K.K., SABAH.                                                                 | Nama Penyelia                                                                                                                             |

- Jika tesis ini SULIT atau TERHAD, sila lampirkan surat daripada berkuasa/organasasi berkenaan dengan menyatakan sekali sebab dan tempoh tesis ini perlu dikelaskan sebagai SULIT dan TERHAD.
- \* Tesis dimaksudkan sebagai tesis bagi Ijazah Doktor Falsafah dan Sarjana secara penyelidikan atau disertasi bagi pengajian secara kerja kursus dan penyelidikan,atau Laporan Projek Sarjana Muda (LPSM)



### DECLARATION

I declare that this thesis writing is the sole work of mine except for quotation, summaries and the references which have been duly acknowledge.

2 May 2006

toman falet

ROSMAN BIN LALETE HK2002 - 3364

PERPUSTAKAAN UNIVERSITI MALAYSIA SABAH

CERTIFIED BY

Mr.KHAIRUL ANUAR MOHAMMAD ( SUPERVISOR )

3/11 SAA Mr S EXAMINER)

Mr. LIAU CHUNG FAN ( CHAIRMAN )



#### ACKNOWLEDGEMENT

First of all, I would like to thanks God for everything that He had give to me in my whole life. A special thanks to my project supervisor, Mr. Khairul Anuar Mohammad for the technical knowledge, the valuable advises and knowledge.

I would like also to express my gratitude to both my lovely parents Mr. Lalete B. Amat and Mrs. Noripah Bte Azis .Not forgotten to my sibling for their valuable support, feedback, and encouragement.

To my course mates Mr.Shahlan Rusian, Mr.Asmirul Yandi to my senior Mr.Saharudin Jair, Mr. Khairul Mohd Arshad and who are not mentioned here for their support and cooperation through out this project.

> PERPUSTAKAAN UNIVERSITI MALAYSIA SABAH



#### ABSTRAK

Low Field Mobility dan Inversion Layer Mobility Model adalah antara jenis-jenis mobility model yang terdapat dalam perisian Technology Computer Aided Design ataupun dikenali sebagai TCAD. Di dalam tesis ini, perbandingan dan pengkajian telah dilakukan terhadap kedua-dua jenis mobility model ini. Program ATLAS digunakan untuk melakukan proses simulasi untuk memperolehi keputusan bagi setiap perbandingan parameter yang dibuat. Perbandingan yang dibuat adalah tertumpu kepada parameter Drain Characteristic, Electron Mobility dan Electron Velocity. Bagi perbandingan Drain Characteristic, Model Low Field Mobility punyai I<sub>D</sub> yang lebih tinggi iaitu sebanyak 0.00186A berbanding dengan yang lain. Keputusan ini kurang realistik tetapi apabila ia digabungkan dengan FLDMOB, keputusan yang diperolehi lebih realistic berbanding sebelumnya. Bagi perbandingan Electron Velocity, Model Inversion Layer lebih baik kerana ia memberikan nilai tetap berbanding Model Low Field Mobility kerna ia mengambil kira Transverse Field Effect dan juga Velocity Saturation dalam mereka model MOSFET. Semua perbandingan simulasi yang dibuat hanya menggunakan peranti NMOS sebagai bahan kajian.

> PERPUSTAKAAN UNIVERSITI MALAYSIA SABAH



#### ABSTRACT

Low Field Mobility and Inversion Layer Mobility Model a two type mobility model that's included in the *Technology Computer Aided Design* or knowing as TCAD. In this thesis, the comparison and examines done to both mobility model. The ATLAS Program has being used to do a simulation and getting the result for every comparison depends on the parameter given. The comparison parameter only looks for the Drain Characteristic, Electron Mobility Model has the higher I<sub>D</sub> that equal to 0.00186 when comparing to the other models. This result is not realistic but when it has combine with the FLDMOB model, the result a more realistic than before. For parameter Electron Velocity, the Inversion Layer Mobility Model is more accurate compare to the Low Field Mobility Model because it takes to account the Transverse Field Effect and Velocity Saturation. Only NMOS device is being used for compare all the simulation result.



## CONTENT OF PAGE

| TITLE  |             |                                          | PAGES |
|--------|-------------|------------------------------------------|-------|
| DECLA  | RATION      |                                          | i     |
| ACKN   | OWLEDGE     | MENT                                     | ii    |
| ABSTR  | RAK         |                                          | ш     |
| ABSTR  | RCT         |                                          | iv    |
| CONTI  | ENT OF TA   | BLE                                      | v     |
| LIST C | F FIGURE    |                                          | vii   |
| LIST C | F TABLE     |                                          | viii  |
| CHAP   | TER 1 : IN1 |                                          |       |
| 1.1    | Prolog      | ue                                       | 1     |
| 1.2    | Object      | ive                                      | 2     |
| 1.3    | Aim of      | thesis                                   | 2     |
| 1.4    | Thesis      | overview                                 | 3     |
| CHAP   | TER 2 : TH  | EORY                                     |       |
| 2.1    | Introdu     | uction                                   | 4     |
| 2.2    | Basic       | MOSFET operation                         | 5     |
| 2.3    | Carrie      | r mobility and Model                     | 10    |
|        | 2.3.1       | Carrier-carrier scattering               | 12    |
|        | 2.3.2       | Phonon or Lattice scattering             | 12    |
|        | 2.3.3       | Surface Roughness                        | 13    |
|        | 2.3.4       | Transverse and Longitudinal Field Effect | 14    |
| CHAP   | TER 3 : MO  | DBILITY MODELS                           |       |
| 3.1    | Introdu     | uction                                   | 15    |
| 3.2    | Low F       | ield Mobility Models                     | 16    |
|        | 3.2.1       | Concentration Model                      | 16    |
|        | 3.2.2       | Arora Model                              | 16    |
|        | 3.2.3       | Klasseen's Model                         | 17    |
| 3.3    | Invers      | ion Layer Mobility Model                 | 18    |
|        | 3.3.1       | Yamaguchi Model                          | 18    |
|        | 3.3.2       | Shirahata Model                          | 19    |



v

### **CHAPTER 4 : METHODOLOGY**

| 4.1   | Introduction                                                | 22 |  |
|-------|-------------------------------------------------------------|----|--|
| 4.2   | nMOSFET Devices for Simulation                              | 22 |  |
| 4.3   | Simulation                                                  | 24 |  |
| 4.4   | ATLAS Input and Output                                      | 25 |  |
| 4.5   | ATLAS Commands                                              | 26 |  |
| 4.6   | Comparison of the Mobility.                                 | 26 |  |
|       | 4.6.1 Low Field Mobility vs Inversion Layer Mobility Models | 27 |  |
| CHAP  | TER 5 : SIMULATION RESULT FOR COMPARISON                    |    |  |
| 5.1   | Introduction                                                | 28 |  |
| 5.2   | Comparison of Drain Characteristic                          | 29 |  |
| 5.3   | Comparison Layout in 2-DIMENSIONAL view                     | 33 |  |
| 5.4   | Comparison of Low Field Mobility Model with Parallel Field  | 37 |  |
|       | Effect Dependency (FLD-MOB)                                 |    |  |
| CHAP  | TER 6 : OBSERVATION & CONCLUSION                            |    |  |
| 6.1   | Observation                                                 | 41 |  |
| 6.2   | Discussion                                                  | 42 |  |
| 6.3   | Conclusion                                                  | 43 |  |
| 6.4   | Recommendation                                              |    |  |
| REFFE | ERENCE                                                      | 44 |  |
| APPE  | NDICES A-1                                                  | 45 |  |
| APPEI | NDICES A-2                                                  | 46 |  |
| APPE  | PPENDICES A-3                                               |    |  |
|       |                                                             |    |  |



# LIST OF FIGURE

| FIGURE NUMBER                                                                                                 | TITLE                                                                                                          | PAGE |
|---------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|------|
| Figure 1:2:1                                                                                                  | Figure 1:2:1 Cross-section of n-type Metal Oxide Semiconductor Field-<br>Effect-Transistor (MOSFET)            |      |
| Figure 2:2:2                                                                                                  | MOSFET under equilibrium condition                                                                             | 6    |
| Figure 3:2:2                                                                                                  | Small signal applied at gate voltage                                                                           | 7    |
| Figure 4:2:2                                                                                                  | Inversion region start to occur                                                                                | 7    |
| Figure 5:2:2                                                                                                  | MOSFET under linear region                                                                                     | 8    |
| Figure 6:2:2                                                                                                  | MOSFET start to Pinch-off and then become saturate mode                                                        | 9    |
| Figure 7:2:2                                                                                                  | Current vs Voltage characteristic of n-channel MOSFET with<br>current saturation caused by pinch-off           | 9    |
| Figure 8:2:3                                                                                                  | Phonon scattering where mobility can move wider than before depend on temperature increase                     | 13   |
| Figure 9:2:3                                                                                                  | Surface roughness scattering                                                                                   | 13   |
| Figure 10:4:2                                                                                                 | Simulation result for short channel n-type MOSFET devices                                                      | 23   |
| Figure 11:4:3                                                                                                 | Sample Flowchart of the ATLAS simulator Program                                                                | 24   |
| Figure 12:4:4                                                                                                 | ATLAS inputs and outputs                                                                                       | 25   |
| Figure 13:5:2                                                                                                 | Comparison result for Drain Characteristic                                                                     | 30   |
| Figure 14:5:2                                                                                                 | Arora Model with vgate=1(arora1c.log), 2(arora1b.log) and 3(arora1.log)                                        | 33   |
| Figure 15:5:2                                                                                                 | Figure 15:5:2 Concentration Model with gate voltage = 1(Concen1c.log), 2<br>(Concen1b, log) and 3(Concen1.log) |      |
| Figure 16:5:2                                                                                                 | Klaassen's Model with vgate=1(kla1c.log),2(kla1b.log) and 3(kla1.log)                                          | 31   |
| Figure 17:5:2                                                                                                 | Shirahata Model with vgate=1(shi3.log),2(shi2.log) and 3(shi1.log)                                             | 32   |
| Figure 18:5:2                                                                                                 | Yamaguchi Model with vgate=1(yama3.log),2(yama2.log) and<br>3(yama1.log)                                       | 33   |
| Figure 19:5:3                                                                                                 | Comparison for Low Field Mobility Model due to electron velocity                                               | 35   |
| Figure 20:5:3                                                                                                 | Comparison for Inversion Layer Mobility Model due to electron velocity                                         | 35   |
| Figure 21:5:3 Cut-line and the comparison of electron velocity across<br>through the n-MOSFET for Arora Model |                                                                                                                | 36   |



vii

| Figure 22:5:3 | Cut-line and the comparison of electron velocity across        | 37 |
|---------------|----------------------------------------------------------------|----|
|               | through the n-MOSFET for Concentration Model                   |    |
| Figure 23:5:3 | Cut-line and the comparison of electron velocity across        | 37 |
|               | through the n-MOSFET for Klaassen's Model                      |    |
| Figure 24:5:3 | Cut-line and the comparison of electron velocity across        | 38 |
|               | through the n-MOSFET for Yamaguchi Model                       |    |
| Figure 25:5:3 | Cut-line and the comparison of electron velocity across        | 38 |
|               | through the n-MOSFET for Shirahata Model                       |    |
| Figure 26:5:4 | Drain characteristic result for Low Field Mobility models with | 39 |
|               | and without the FLDMOB                                         |    |
| Figure 27:5:4 | Drain characteristic result for Low Field Mobility Model       | 40 |
|               | without FLDMOB compare with Inversion Layer Mobility           |    |
|               | Model                                                          |    |
| Figure 28:5:4 | Drain characteristic result for Low Field Mobility Model with  | 40 |
|               | the FLDMOB compare with Inversion Laver Mobility Model         |    |

# LIST OF TABLE

| FIGURE NUMBER | TITLE                                                          | PAGE |
|---------------|----------------------------------------------------------------|------|
| Table 1:4:5   | ATLAS Command Groups with the Primary Statements in each group | 26   |
| Table 2:5:1   | Comparison For LOW FIELD MOBILITY Models                       | 28   |
| Table 3:5:1   | Comparison For INVERSION LAYER MOBILITY Models                 | 29   |
| Table 4:5:2   | Comparison Result for Drain Characteristic                     | 33   |
|               |                                                                |      |



viii

#### **CHAPTER 1**

#### INTRODUCTION

#### 1.1 PROLOGUE

Metal Oxide Semiconductor Field Effect Transistor or MOSFET has been one of the important classes of FET and it is also dominant technology in the semiconductor industries. In our everyday lives, most of the electronic devices that we used today have a MOSFET component. The concept of Metal Oxide Semiconductor FET was actually developed well before the invention of the Bipolar Transistor.

In the early 1930's patents were issued for device that resemble the modern silicon MOSFET but which were made from combination of material not including silicon (Jasprit Singh, 2001). Silicon is only semiconductor on which a high-quality insulator (SiO<sub>2</sub>) can be grown with ease. The quality of its interface is good enough to allow electrons and holes moving near the interface to have reasonable mobilities.

Hence, it is very important to know as much as possible about the Mosfet device. But to have an in-depth understanding and the ability to this electronic component characteristic device, the effective ways is to simulate and to modeling a device that have a same physical properties like the real component.

Modeling electronic devices has been an important aspect in the area of development and understanding the semiconductor devices. Therefore by availability of



the TCAD tools modeling and simulate out the MOSFETs devices under various carriers mobility can be done.

The NMOS is been analyzed using the ATLAS software to obtain the electrical characteristics. This characteristic will interpret into the Tonyplot and comparison will make base on the result given.

### 1.2 OBJECTIVE

The main objective of this thesis can be simplified as follows;

- To make a comparison of drain characteristics of the models
- To make a comparison layout of the Low field Mobility and Inversion Layer Model in 2-Dimension.
- To make a comparison of Low field mobility models with Parallel Field Electrical Dependency

#### 1.3 AIM OF THESIS

The aim of this thesis is to do comparison and evaluation of the different mobility models used in TCAD software that is available. With different mobility model that been published and used in TCAD, studying various model will present a clear understanding behind the rational of how each individual model is being proposed by different researcher. The reader also will able to understand the factors affecting each of the models and the reliability.



#### 1.4 THESIS OVERVIEW

This thesis report will give detail information on the project which has been done.

CHAPTER 2 will give a brief introduction about the MOSFET basic operation. It is also included a theory of how mobility model in the channel of a MOSFET devices.

CHAPTER 3 will give some information and background about the various carrier mobility models which is being used by the TCAD software.

**CHAPTER 4** will discuss about the methodology used for the simulation that is ATLAS. It also gives a briefing based on comparison for the various mobility within the ATLAS software as discuss at chapter 3.

CHAPTER 5 will give the presentation and investigation of the simulation result for the various mobility models in n-MOSFET under different biasing. The parameters compared in this chapter are electron velocity, electron mobility and drain-voltage characteristic curve.

**CHAPTER 6** will conclude all the comparison made at Chapter 5. It also included recommendation for the further work for pursued in the further.



#### **CHAPTER 2**

#### THEORITICAL

#### 2.1 INTRODUCTION.

The field-effect transistor (FET) controls the current between two points but does so differently than the bipolar transistor. The FET operates by the effects of an electric field on the flow of electrons through a single type of semiconductor material. This is why the FET is sometimes called a unipolar transistor.

Placing an insulating layer between the gate and the channel allows for a wider range of control (*gate*) voltages and further decreases the gate current (*and thus increases the device input resistance*). The insulator is typically made of an oxide (*such as silicon dioxide, SiO*<sub>2</sub>), this type of device is called a **Metal-Oxide-Semiconductor FET** (*MOSFET*) as show in figure 1 below.

In a n-MOSFET device, the channel is made of n-type semiconductor so the charges free to move along the channel are negative charged (*hence n*) - they are electrons. The n-channel MOSFET consist drains and source gate where is conducting with highly n-type semiconductor which is isolate from p-type substrate. The region between the drain and source gate covered by polycrystalline or metal. The gate channel is between the drain and source and it is separated by the oxide gate.





Figure 1: 2:1: Cross-section of n-type Metal-Oxide-Semiconductor-Field-Effect-Transistor (MOSFET)

The source and drain channel are electrically disconnected unless there is an n-type inversion layer at the surface to provide a conducting the channel. When the surface is inverted and voltage is applied between the source and drain junctions carries can enter the channel at the sources and leave at the drain. This will allowed current flow from drain to source for n-type MOSFET. Changing the gate to source (V<sub>GS</sub>) voltage can reduce the drain current in this type of MOSFET and hence it is call a *depletion mode*. If the channel region is not inverted at V<sub>GS</sub> = 0, it is call *enhancement mode*. This mode is far more frequently used in the circuits than a depletion mode device (Jasprit Singh, 2001).

#### 2.2 Basic MOSFET Operation.

In circuit application, MOSFET typically function either as voltage controlled resistor in analog circuit but as a switches in digital circuit. For n-type MOSFET, it can



separate into three different modes and it is depends on the input voltage given at the terminal that is:

Mode 1 : Equilibrium Condition ( $V_{GS} < V_T \Rightarrow I_D = 0$ )

Under this mode, there is no biasing effect on the p<sup>+</sup> substrate and no current flowing from the drain gate to the source. This will not happened in real situation because the voltage that supply to the gate is very small and it can reach the p<sup>+</sup> substrate and this is why the channel will not produced. Figure2 show the n-type MOSFET in equilibrium mode.



Figure 2:2:2 :MOSFET under equilibrium condition

### Mode 2 : $V_{GS} > V_T$ and $V_{DS} = 0 \Rightarrow I_D = 0$

In this mode, positive voltage is being applied to gate voltage  $V_{GS}$  thus will increase above the threshold voltage  $V_T$ . It will induce negative charge below the gate metal to form a thin region near the surface. This region is known as a *depletion* 



*region* as shown in figure3. The threshold voltage will reach the  $p^*$  substrate and electron motion in it will be pulled by the holes in the depletion region and channel will form between the drain and source gate. This channel will allow the current to flowing between it. The V<sub>DS</sub> still zero and its only can increase up to 0.5V.



Figure 3:2:2 : Small signal applied at gate voltage



Figure 4:2:2 : Inversion region start to occur



Mode 3 : Linear region  $V_{GS} > V_T$  and  $V_{DS} = 0 \Rightarrow I_D = 0$ 

The channel region that form between drain and source gate is acting like a voltage controlled resistor where resistance increases when the  $V_{DS}$  increase. When the  $V_{DS}$  increase above zero, drain current starts to flow. In this region of operation the Id current is quadratic function of source and drain voltage. This means, the increases of the drain current is slowly when the  $V_{DS}$  voltage is increases. The channel depth at drain will decreases followed by the increasing of the source-drain voltage.



Figure 5:2:2 :MOSFET under linear region

### Mode 4 : Pinch Off Region V<sub>GS</sub> > V<sub>T</sub> = V<sub>SAT</sub> => I<sub>D</sub> > I<sub>SAT</sub>

When the  $V_{DS}$  reaches the  $V_{SAT}$  where  $V_{DS}$  = Vsat, the depth at the drain gate decrease up to zero. When this happened, the forming region is known as a pinch-off region. In this mode, any increasing of the source-drain voltage does not effecting increasing of source-drain current.



### Mode 5 : Saturation Mode V<sub>G</sub> > V<sub>T</sub> ,V<sub>D</sub> > V<sub>DSat</sub> => I<sub>D</sub> = I<sub>DSat</sub>

In the saturation mode, there are no free electric carriers. The drain current  $I_D$  now independent of the source-drain voltage  $V_{DS}$ . Electrons in the channel are pulled into pinch-off region and flow at the saturated drift velocity due to the high longitudinal electric field along the channel.



Figure 6:2:2 : MOSFET start to Pinch-off and then become saturate mode



Figure 7:2:2 : Current- voltage characteristic of n-channel MOSFET with current

saturation caused by pinch-off.



### 2.3 CARRIER MOBILITY AND MODEL

Carrier mobility is an important quantity which is used to characterize a semiconductor material and in device development. The equation V=IR in the Ohm's law can being replace (T.Ytterdal, 2003) by some other equivalent forms;

 $R = \rho \frac{L}{W} = \frac{1}{\sigma} \frac{L}{A}$  (Equation 1)

L = Length.

W = Width of the sample.

J = Current density

A = Area of the sample.

 $\rho$  = Resistively of the material

 $\sigma$  = Conductivity of the material

We can written current as a;

I = jA (Equation 2)

The Ohm's law now becomes,

 $j = \sigma F$  (Equation 3)

By derive it to E where E = electric field vector,

 $E = \frac{V}{L}$  (Equation 4)

Using both equation above, we can solve the to find the current density from formula below;

 $j = E\sigma$  (Equation 5)



 $\sigma$  is equal to ;

 $\sigma = qn\mu_n + qn\mu_p \qquad (Equation 6)$ 

n = Electron concentration

p = Holes concentration

q = Electric charge  $(1.6 \times 10^{-19} \text{ C})$ 

$$\mu_{-} = \text{Electron mobility}$$

 $\mu_p$  = Hole mobility

Since in this thesis is discussion with N-MOSFET, the minority will be conveniently disregarded. Therefore,

 $\sigma \approx q n \mu_n$  (Equation 7)

By substitute the equation 7 into equation 5, the current density express in Ohm's law equal to:

| $j = E\sigma$        |                  |
|----------------------|------------------|
| $= E \times qn\mu_n$ | <br>(Equation 8) |

If the same current density for a given carrier concentration (n) and electric field (E), then the mobility can be linked to the drift velocity (V<sub>d</sub>) as;

 $V_d = -\mu_n E$  (Equation 9)

From here, there is a linear relationship between the drift velocity and the electric field. However the equation can be used when the electric field in the MOSFET is very small. From here, the relationship of the carrier mobility is constant at low



electric field but becomes a function of the electric field when high field involved. At the higher electric field it is not only the drift velocity deviates from being linear dependent. It will become saturated when or after reaching the saturated point.

The Electric Field also is an important element in the FET that causes the electron and holes to accelerate across the channel of a MOSFET device. It is also known as the mobility modeling in the MOSFET. However, the momentum from the flowing electrons and holes from one side to the other side could be affected by the scattering mechanisms. For example likes a phonon or lattice vibration, ions impurity, surface roughness near the oxide gate, material imperfection and carrier-carrier scattering.

### 2.3.1 CARRIER - CARRIER SCATTERING

This scattering is account for the high doping level for both majority carriers which the device is subjected to high level injection. The result of this effect is described by Fletcher (Ken Yamaguchi, 1983) where the mutual diffusion of the two groups of charge gaseous particles apply to the quasi-neutral electron hole plasma when the injection level is high.

### 2.3.2 PHONON or LATTICE SCATTERING

Phonon or Lattice Scattering is about the increasing of mobility ( $\mu_0$ ) depend on the increasing the of the lattice temperature. When the temperature increases the area for atom vibrate in will be large. The frequency of vibration will increase and this will



cause higher probability of carrier collide with an atom thus causing the phonon scattering. Figure 8 show the example for the phonon scattering.



Figure 8:2:3: Phonon scattering where mobility can move wider than before depend on temperature increase

# 2.3.3 SURFACE ROUGHNESS

When the carriers travel across from gate to source through the inversion layer, they undergo mobility degradation due to the microscopic roughness between the oxide-silicon and the bulk material. Figure 9 below show the example of the surface roughness.







### 2.3.4 TRANSVERSE AND LOGITUDINAL FIELD EFFECT

The basic operation of the FET is by applying a bias voltage at the gate. It will introduce a transverse field effect on the bulk material causing the inversion layer. However, there also a strong dependence on the drain bias which also known as longitudinal electric field. As shown mathematically in section 2.3, the carrier drift velocity is directly proportional in a linear fashion until the electric field reach  $\mathcal{E}_{sat}$ . In simple mathematical terms;

When  $E < \varepsilon_{sat}$ ;

| $V_d = -\mu_n \mathbf{E} \qquad \dots$ |  | (Equation | 10) |
|----------------------------------------|--|-----------|-----|
|----------------------------------------|--|-----------|-----|

When  $E > \varepsilon_{sat}$ ;

| $V_d = V_{sat}$ (Equation 1 | 11) | (Equation |  | $= V_{sat}$ | $V_{d}$ |
|-----------------------------|-----|-----------|--|-------------|---------|
|-----------------------------|-----|-----------|--|-------------|---------|

When maximum longitudinal electric field near the drain end of the channel will be ;

 $E_{sat} = \frac{V_d - V_{sat}}{\Delta L}$  (Equation 12)



#### REFERENCES

- [1] ATLAS User's Manual Device Simulation Software Volume 1.
- [2] Narain D.Arora, John.R Hauser, David J.Roulston, "Electron and Hole Mobilities in Silicon as a function of Concentration and Temterature", IEEE Transaction Electron Devices, VOL 29, No.2, 1982.
- [3] D.B.M Klaassen, "A Unified Mobility Model for Device Simulation Equation Model & Concentration Dependends, VOL.35, No.7, 1992
- [4] Ken Yamaguchi, "A Mobility Model of Carrier in the MOS Inversion Layer", IEEE Transaction on Electron Devices, VOL Ed-30, No.6, JUN 1983.
- [5] Shirahata M, Kusano H, Kotani N, Kusanoki S and Akasaka Y, "A Mobility Model Including the Screening Effect in the MOS Inversion Layer", IEEE Transaction Computer Aided Design, VOL.11, No.9, SEPTEMBER 1992.

### GENERAL READING

- [6] Jasprit Singh, "Semiconductor for devices, Basic Prinsiples", United States of Amerika, John Wiley & Sons Inc, 2001.
- [7] T.Ytterdal, Y.Cheng, T.A Fjeldly, "Device Modelling for Analog and RF CMOS Circuit design", John Wiley & Sons Inc, 2003.

